# Parity Prediction Synthesis for Nano-Electronic Gate Designs

D. A. Tran<sup>1</sup> A. Virazel<sup>1</sup> A. Bosio<sup>1</sup> L. Dilillo<sup>1</sup> P. Girard<sup>1</sup> S. Pravossoudovitch<sup>1</sup> H.-J. Wunderlich<sup>2</sup>

<sup>1</sup> Laboratoire d'Informatique, de Robotique et de Microélectronique de Montpellier – Université Montpellier 2 / CNRS 161, rue Ada – 34392 Montpellier Cedex 5, France

Email: {tran, virazel, bosio, dilillo, girard, pravo}@lirmm.fr URL: http://www.lirmm.fr

<sup>2</sup> Institut für Technische Informatik — Universität Stuttgart Pfaffenwaldring 47 – D-70569 Stuttgart, Germany Email: wu@informatik.uni-stuttgart.de URL: http://www.iti.uni-stuttgart.de

## Abstract

In this paper we investigate the possibility of using commercial synthesis tools to build parity predictors for nano-electronic gates designs. They will be used as redundant resources for robustness improvement for future CMOS technology nodes.

# 1. Introduction

The CMOS technology scaling allows the realization of more and more complex systems while reducing the production cost and optimizing performances and power consumption as well. Although efficient, each CMOS technology nodes face to reliability problems. However, there is no current technology as effective as CMOS in terms of cost and efficiency. Therefore, it becomes essential to develop methods guarantying a high robustness for future CMOS technology nodes [1].

A high integration density affects the robustness of the circuit during its functioning as well as during its manufacturing. Firstly, it makes the circuit more vulnerable to soft-errors where devices are not permanently damaged. Secondly, it makes the circuit more prone to process variations which induce timing errors. Finally, a high integration density causes a high defect density and thus a lower manufacturing yield.

To increase the robustness of future CMOS circuits and systems, fault tolerant architectures can be one solution. In fact, they are commonly used to tolerate on-line faults, *i.e.* faults that appear during the normal functioning of the system irrespective of their transient or permanent nature [2]. Moreover, it has been shown in [3] that fault tolerant architectures could also be used to tolerate permanent defects and thus improve the reliability.

Fault tolerant architectures use redundancies that are classified in four categories: hardware, software, information and time redundancies [2]. Among these categories, information redundancy, that generally uses detection/correction codes, is the best choice in terms of area overhead (compared to hardware redundancy) and delay penalty (compared to time redundancy).

Parity predictors, used as information redundancy, have already been proposed in [4]. However, the parity predictor synthesis targets only FPGA implementations. In this paper, we investigate the possibility of using commercial synthesis tools to build parity predictors for nano-electronic gate design.

### 2. Parity prediction synthesis

Parity predictors are obtained by adding the logic structure able to calculate parity check bits from circuit outputs. Then, a commercial synthesis tool is run to generate the gate level description of parity predictors. In this paper, we use only one bit parity code and Hsiao code (with the minimum number of check bits).

Results are presented in Table 1. The area of predictors ("One bit parity code" and "Hsiao code") is presented in percentage of the original circuit ("Overhead / original circuit"), and in percentage of the output independent circuit ("Overhead / OI circuit"). The output independent circuit has the same function as the original circuit, but its outputs have separate logic cones. Such a synthesis approach makes the circuit less vulnerable to errors since only one output can be affected. Output independent circuits are obtained by synthesizing each circuit outputs separately.

| Circuit | One bit parity code            |                          | Hsiao code                     |                          |
|---------|--------------------------------|--------------------------|--------------------------------|--------------------------|
|         | Overhead /<br>original circuit | Overhead /<br>OI circuit | Overhead /<br>original circuit | Overhead /<br>OI circuit |
| c17     | 71%                            | 60%                      | na                             | na                       |
| c432    | 112%                           | 25%                      | 133%                           | 29%                      |
| c499    | 60%                            | 3%                       | 149%                           | 8%                       |
| c880    | 116%                           | 44%                      | 151%                           | 57%                      |
| c1355   | 124%                           | 6%                       | 148%                           | 8%                       |
| c1908   | 114%                           | 12%                      | 143%                           | 15%                      |
| c2670   | 119%                           | 36%                      | 156%                           | 48%                      |
| c3540   | 101%                           | 14%                      | 114%                           | 16%                      |
| c6288   | 103%                           | 7%                       | 109%                           | 7%                       |

Table 1: Synthesis results of parity predictors

In all cases, parity predictors are smaller than the output independent circuit, which are more robust with regard to errors. However, they are usually bigger than original circuit. Therefore, further works on synthesize tools should be carry on in order to provide better parity predictors in term of area.

#### References

- [1] International Technology Roadmap for Semiconductors (ITRS), 2007 edition.
- [2] I. Koren and C. Krishna, "Fault Tolerant Systems", Morgan Kauffman Publisher, 2007.
- [3] J. Vial et al., "Is TMR Suitable for Yield Improvement?", IET Computers and Digital Techniques, vol. 3, No 6, pp 581-592, November 2009.
- [4] S.-B. Ko et al., "Efficient Realization of Parity Functions in FPGAs", JETTA, vol. 20, No 3, pp 489-499, October 2004.